Variability Analysis of Stacked-Nanosheet FeFET for MLC Memory and Synapse Applications

Heng Li Lin, Pin Su

研究成果: Conference contribution同行評審

1 引文 斯高帕斯(Scopus)

摘要

This work investigates the variability of Stacked-Nanosheet FeFET for scaled NVM, MLC and synapse applications considering the random ferroelectric-dielectric phase distribution with TCAD atomistic simulations. Our study indicates that, by increasing the number of tiers, the variability in threshold voltage of each state, memory window and the synapse conductance response of the Stacked-Nanosheet based ferroelectric devices can all be mitigated without footprint penalty.

原文English
主出版物標題2023 Silicon Nanoelectronics Workshop, SNW 2023
發行者Institute of Electrical and Electronics Engineers Inc.
頁面53-54
頁數2
ISBN(電子)9784863488083
DOIs
出版狀態Published - 2023
事件26th Silicon Nanoelectronics Workshop, SNW 2023 - Kyoto, 日本
持續時間: 11 6月 202312 6月 2023

出版系列

名字2023 Silicon Nanoelectronics Workshop, SNW 2023

Conference

Conference26th Silicon Nanoelectronics Workshop, SNW 2023
國家/地區日本
城市Kyoto
期間11/06/2312/06/23

指紋

深入研究「Variability Analysis of Stacked-Nanosheet FeFET for MLC Memory and Synapse Applications」主題。共同形成了獨特的指紋。

引用此