Turbo decoder architecture for beyond-4G applications

Cheng Chi Wong, Hsie-Chia Chang

研究成果: Book同行評審

2 引文 斯高帕斯(Scopus)

摘要

This book describes the most recent techniques for turbo decoder implementation, especially for 4G and beyond 4G applications. The authors reveal techniques for the design of high-throughput decoders for future telecommunication systems, enabling designers to reduce hardware cost and shorten processing time. Coverage includes an explanation of VLSI implementation of the turbo decoder, from basic functional units to advanced parallel architecture. The authors discuss both hardware architecture techniques and experimental results, showing the variations in area/throughput/performance with respect to several techniques. This book also illustrates turbo decoders for 3GPP-LTE/LTE-A and IEEE 802.16e/m standards, which provide a low-complexity but high-flexibility circuit structure to support these standards in multiple parallel modes. Moreover, some solutions that can overcome the limitation upon the speedup of parallel architecture by modification to turbo codec are presented here. Compared to the traditional designs, these methods can lead to at most 33% gain in throughput with similar performance and similar cost.

原文English
發行者Springer New York
頁數100
9781461483106
ISBN(電子)9781461483106
ISBN(列印)1461483093, 9781461483090
DOIs
出版狀態Published - 1 10月 2014

指紋

深入研究「Turbo decoder architecture for beyond-4G applications」主題。共同形成了獨特的指紋。

引用此