TY - GEN
T1 - Triple Self-Aligned Split-Gate Architecture for High-Speed Applications of 4H-SiC VDMOSFETs
AU - Hung, Chia Lung
AU - Tsui, Bing Yue
AU - Hsiao, Yi Kai
AU - Kuo, Hao Chung
N1 - Publisher Copyright:
© 2024 IEEE.
PY - 2024
Y1 - 2024
N2 - A 1700- V -class 4H-SiC VDMOSFET featuring a simultaneously triple-self-aligned channel, JFET region, and split-gate architecture (SA3) for high-frequency switching performance is proposed for the first time. The dc and ac characteristics of the SA3 VDMOSFET are compared with non-self-aligned versions through intensive simulation. Both the dc and ac characteristics of the SA3 VDMOSFET are significantly improved because of its symmetric structures and low parasitic capacitance. The gate charge, switching delay, and input capacitance of the SA3 VDMOSFET are improved 33%,50%, and 17%, respectively, versus those of a worst-case non-self-aligned VDMOSFET.
AB - A 1700- V -class 4H-SiC VDMOSFET featuring a simultaneously triple-self-aligned channel, JFET region, and split-gate architecture (SA3) for high-frequency switching performance is proposed for the first time. The dc and ac characteristics of the SA3 VDMOSFET are compared with non-self-aligned versions through intensive simulation. Both the dc and ac characteristics of the SA3 VDMOSFET are significantly improved because of its symmetric structures and low parasitic capacitance. The gate charge, switching delay, and input capacitance of the SA3 VDMOSFET are improved 33%,50%, and 17%, respectively, versus those of a worst-case non-self-aligned VDMOSFET.
UR - http://www.scopus.com/inward/record.url?scp=85196713113&partnerID=8YFLogxK
U2 - 10.1109/VLSITSA60681.2024.10546436
DO - 10.1109/VLSITSA60681.2024.10546436
M3 - Conference contribution
AN - SCOPUS:85196713113
T3 - 2024 International VLSI Symposium on Technology, Systems and Applications, VLSI TSA 2024 - Proceedings
BT - 2024 International VLSI Symposium on Technology, Systems and Applications, VLSI TSA 2024 - Proceedings
PB - Institute of Electrical and Electronics Engineers Inc.
T2 - 2024 International VLSI Symposium on Technology, Systems and Applications, VLSI TSA 2024
Y2 - 22 April 2024 through 25 April 2024
ER -