Triple Self-Aligned Split-Gate Architecture for High-Speed Applications of 4H-SiC VDMOSFETs

Chia Lung Hung, Bing Yue Tsui, Yi Kai Hsiao, Hao Chung Kuo

研究成果: Conference contribution同行評審

摘要

A 1700- V -class 4H-SiC VDMOSFET featuring a simultaneously triple-self-aligned channel, JFET region, and split-gate architecture (SA3) for high-frequency switching performance is proposed for the first time. The dc and ac characteristics of the SA3 VDMOSFET are compared with non-self-aligned versions through intensive simulation. Both the dc and ac characteristics of the SA3 VDMOSFET are significantly improved because of its symmetric structures and low parasitic capacitance. The gate charge, switching delay, and input capacitance of the SA3 VDMOSFET are improved 33%,50%, and 17%, respectively, versus those of a worst-case non-self-aligned VDMOSFET.

原文English
主出版物標題2024 International VLSI Symposium on Technology, Systems and Applications, VLSI TSA 2024 - Proceedings
發行者Institute of Electrical and Electronics Engineers Inc.
ISBN(電子)9798350360349
DOIs
出版狀態Published - 2024
事件2024 International VLSI Symposium on Technology, Systems and Applications, VLSI TSA 2024 - Hsinchu, 台灣
持續時間: 22 4月 202425 4月 2024

出版系列

名字2024 International VLSI Symposium on Technology, Systems and Applications, VLSI TSA 2024 - Proceedings

Conference

Conference2024 International VLSI Symposium on Technology, Systems and Applications, VLSI TSA 2024
國家/地區台灣
城市Hsinchu
期間22/04/2425/04/24

指紋

深入研究「Triple Self-Aligned Split-Gate Architecture for High-Speed Applications of 4H-SiC VDMOSFETs」主題。共同形成了獨特的指紋。

引用此