Transient-induced latchup in CMOS integrated circuits due to Electrical Fast Transient (EFT) test

Cheng Cheng Yen*, Ming-Dou Ker

*此作品的通信作者

    研究成果: Conference contribution同行評審

    5 引文 斯高帕斯(Scopus)

    摘要

    The transient-induced latchup (TLU) in CMOS ICs under electrical fast transient (EFT) test has been investigated by experimental verification. With positive and negative voltage pulses under EFT test, the TLU can be triggered on in CMOS ICs with the parasitic pnpn structure. The physical mechanism of TLU in CMOS ICs has been developed with experimental verification in time domain. All the experimental evaluations have been verified With the silicon-controlled rectifier (SCR) test structure fabricated in a 0.18-∝m CMOS technology.

    原文English
    主出版物標題Proceedings of the 14th International Symposium on the Physical and Failure Analysis of Integrated Circuits, IPFA 2007
    頁面253-256
    頁數4
    DOIs
    出版狀態Published - 2007
    事件2007 14th International Symposium on the Physical and Failure Analysis of Integrated Circuits - Bangalore, India
    持續時間: 11 7月 200713 7月 2007

    出版系列

    名字Proceedings of the International Symposium on the Physical and Failure Analysis of Integrated Circuits, IPFA

    Conference

    Conference2007 14th International Symposium on the Physical and Failure Analysis of Integrated Circuits
    國家/地區India
    城市Bangalore
    期間11/07/0713/07/07

    指紋

    深入研究「Transient-induced latchup in CMOS integrated circuits due to Electrical Fast Transient (EFT) test」主題。共同形成了獨特的指紋。

    引用此