Three-Dimensional Integrated Circuit (3D IC) Key Technology: Through-Silicon Via (TSV)

Wen Wei Shen, Kuan-Neng Chen*

*此作品的通信作者

研究成果: Article同行評審

150 引文 斯高帕斯(Scopus)

摘要

3D integration with through-silicon via (TSV) is a promising candidate to perform system-level integration with smaller package size, higher interconnection density, and better performance. TSV fabrication is the key technology to permit communications between various strata of the 3D integration system. TSV fabrication steps, such as etching, isolation, metallization processes, and related failure modes, as well as other characterizations are discussed in this invited review paper.

原文English
文章編號56
頁(從 - 到)1-9
頁數9
期刊Nanoscale Research Letters
12
發行號1
DOIs
出版狀態Published - 19 1月 2017

指紋

深入研究「Three-Dimensional Integrated Circuit (3D IC) Key Technology: Through-Silicon Via (TSV)」主題。共同形成了獨特的指紋。

引用此