Thermal stability of PVD TiN gate and its impacts on characteristics of CMOS transistors

M. F. Wang*, Y. C. Kao, T. Y. Huang, Horng-Chih Lin, C. Y. Chang

*此作品的通信作者

研究成果同行評審

7 引文 斯高帕斯(Scopus)

摘要

The effects of rapid-thermal annealing (RTA) after source/drain (S/D) implant on the characteristics of CMOS transistors with sputtered TiN gate were investigated. Our results indicate that n + /p junctions need higher thermal budget than p + /n junctions to achieve low leakage performance. It was also found from C-V measurements that the flat-band voltage and oxide thickness are both affected by the annealing treatment, especially for p-channel devices. A hump in the subthreshold characteristics of p-channel transistors is observed, owing to the existence of a leakage path along the isolation edge. It is also shown that agglomeration phenomenon is easier to incur during the high-temperature RTA step as the metal gate width becomes narrower. When this happens, gate oxide integrity would be degraded, resulting in increased gate leakage of n-channel transistors.

原文English
頁面36-39
頁數4
DOIs
出版狀態Published - 1 1月 2001
事件6th International Symposium on Plasma- and Process-Induced Damage - Monterrrey, CA, 美國
持續時間: 13 5月 200115 5月 2001

Conference

Conference6th International Symposium on Plasma- and Process-Induced Damage
國家/地區美國
城市Monterrrey, CA
期間13/05/0115/05/01

指紋

深入研究「Thermal stability of PVD TiN gate and its impacts on characteristics of CMOS transistors」主題。共同形成了獨特的指紋。

引用此