The Impact of Nanoscale CMOS Devices Scaling and Variations on mm-Wave CMOS Performance

Jyh Chyurn Guo*, Jyun Rong Ou

*此作品的通信作者

研究成果: Conference contribution同行評審

摘要

The impact of nanoscale CMOS devices scaling and variations as well as layout dependent effects (LDE) on high frequency performance appears as the most critical challenge to nanoscale devices optimization and modeling for mm-Wave and Sub-THz CMOS circuits simulation and design. This paper presents an extraordinary finding in sub-60 nm devices which can exactly meet the foundry golden die target in terms of IDS and gm from DC measurement on different dies/lots but exhibit dramatic differences at the high frequency performance, such as fT and fMAX. It highlights a fundamental problem with the foundry PDK (Process Design Kit) and compact models which are limited to I-V and C-V curves fitting and become invalid for high frequency simulation. For the first time, a high precision parameters extraction method and analytical models are developed based on high frequency characterization to precisely identify sub-nm or atomic scale variations in nanoscale device parameters and explain the mechanism responsible for very different impact on fT and fMAX in mm-Wave domain. This fully high frequency based method can facilitate accurate simulation and prediction of fT and fMAX subject to nanoscale devices scaling and variations.

原文English
主出版物標題2024 19th European Microwave Integrated Circuits Conference, EuMIC 2024
發行者Institute of Electrical and Electronics Engineers Inc.
頁面379-382
頁數4
ISBN(電子)9782874870781
DOIs
出版狀態Published - 2024
事件19th European Microwave Integrated Circuits Conference, EuMIC 2024 - Paris, 法國
持續時間: 23 9月 202424 9月 2024

出版系列

名字2024 19th European Microwave Integrated Circuits Conference, EuMIC 2024

Conference

Conference19th European Microwave Integrated Circuits Conference, EuMIC 2024
國家/地區法國
城市Paris
期間23/09/2424/09/24

指紋

深入研究「The Impact of Nanoscale CMOS Devices Scaling and Variations on mm-Wave CMOS Performance」主題。共同形成了獨特的指紋。

引用此