TY - GEN
T1 - Test Structures of Cross-Domain Interface Circuits with Deep N-Well Layout to Improve CDM ESD Robustness
AU - Huang, Huai Min
AU - Ker, Ming Dou
N1 - Publisher Copyright:
© 2024 IEEE.
PY - 2024
Y1 - 2024
N2 - Charged-device model (CDM) electrostatic discharge (ESD) event is a complex reliability issue for integrated circuits (ICs) in advanced CMOS technology. With the development of ICs toward system-on-chip (SoC) applications, various circuit blocks have been integrated into a single chip. In order to avoid noise coupling between circuit blocks or even to reduce power consumption, the SoC chip was often equipped with separated power domains for different circuit blocks. However, the cross-domain interface circuits between different power domains are particularly susceptible to gate-oxide rupture caused by CDM ESD during cross-domain ESD events. In this study, CDM ESD robustness of cross-domain interface circuits with deep N-well (DNW) was investigated through test structures fabricated in a 0.18-μm CMOS technology.
AB - Charged-device model (CDM) electrostatic discharge (ESD) event is a complex reliability issue for integrated circuits (ICs) in advanced CMOS technology. With the development of ICs toward system-on-chip (SoC) applications, various circuit blocks have been integrated into a single chip. In order to avoid noise coupling between circuit blocks or even to reduce power consumption, the SoC chip was often equipped with separated power domains for different circuit blocks. However, the cross-domain interface circuits between different power domains are particularly susceptible to gate-oxide rupture caused by CDM ESD during cross-domain ESD events. In this study, CDM ESD robustness of cross-domain interface circuits with deep N-well (DNW) was investigated through test structures fabricated in a 0.18-μm CMOS technology.
KW - Charged-device model (CDM)
KW - cross-domain interface circuits
KW - electrostatic discharge (ESD)
KW - gate oxide rupture
KW - separated power domains
UR - http://www.scopus.com/inward/record.url?scp=85193544224&partnerID=8YFLogxK
U2 - 10.1109/ICMTS59902.2024.10520690
DO - 10.1109/ICMTS59902.2024.10520690
M3 - Conference contribution
AN - SCOPUS:85193544224
T3 - IEEE International Conference on Microelectronic Test Structures
BT - 2024 IEEE 36th International Conference on Microelectronic Test Structures, ICMTS 2024 - Proceedings
PB - Institute of Electrical and Electronics Engineers Inc.
T2 - 36th IEEE International Conference on Microelectronic Test Structures, ICMTS 2024
Y2 - 15 April 2024 through 18 April 2024
ER -