Synthesizable injection-locked phase-locked loop with multiphase interlocking digitally controlled oscillator arrays

Yu Cheng Su, Kang Yu Chang, Yu Tung Chin, Chia Wen Chang, Shyh Jye Jou

研究成果: Conference contribution同行評審

1 引文 斯高帕斯(Scopus)

摘要

A synthesizable injection-locked phase-locked loop with multiphase interlocking digitally controlled oscillator arrays (SILPLL-IDCOS) is proposed. By doing interlocking of two digitally controlled oscillators (DCOs), the number of phase provided can be double and the oscillation frequency can be as fast as the original DCO. Moreover, it also adopts frequency tracking loop to isolate the injection path from the traditional PLL path in the ILPLL, so the race condition in the traditional ILPLL can be resolved. The chip has been designed and implemented in TSMC 40 nm GP 1P10M CMOS process technology. In the proposed synthesizable ILPLL, all logic cells and circuit components are using standard cell provided by foundry and our group. The total area of the synthesizable ILPLL core is only 0.01876 mm2 and provides 8 phase output. The post-layout simulated RMS jitter from a 5.024 GHz output frequency is 0.048 %UI. The total measured power consumption is 10.97 mW at 5.024 GHz output frequency and 78.5 MHz reference clock.

原文English
主出版物標題Proceedings - 2019 IEEE 13th International Conference on ASIC, ASICON 2019
編輯Fan Ye, Ting-Ao Tang
發行者IEEE Computer Society
ISBN(電子)9781728107356
DOIs
出版狀態Published - 10月 2019
事件13th IEEE International Conference on ASIC, ASICON 2019 - Chongqing, China
持續時間: 29 10月 20191 11月 2019

出版系列

名字Proceedings of International Conference on ASIC
ISSN(列印)2162-7541
ISSN(電子)2162-755X

Conference

Conference13th IEEE International Conference on ASIC, ASICON 2019
國家/地區China
城市Chongqing
期間29/10/191/11/19

指紋

深入研究「Synthesizable injection-locked phase-locked loop with multiphase interlocking digitally controlled oscillator arrays」主題。共同形成了獨特的指紋。

引用此