Study on Transmitter with Stacking-MOS Structure of Interface Circuits for Cross-Domain CDM ESD Protection

Cheng Yun Hsueh, Ming Dou Ker*

*此作品的通信作者

研究成果: Conference contribution同行評審

摘要

With the development of ICs toward system-on-chip (SoC) applications, complex power domains are inevitable in modern ICs. In addition, the fabricated transistors with thinner gate oxide for high-speed operation cause the ICs sensitive to charged-device model (CDM) ESD events, especially under cross-domain ESD stresses. During CDM stress across separated power domains, the whole-chip ESD protection can be traditionally established by power-rail ESD clamp circuits with the bi-directional diodes to conduct ESD currents away from the interface circuits. Some additional local ESD clamp designs were used to further reduce transient overstress voltages on the interface circuits across separated power domains. However, to achieve better integration in circuit-level design, interface circuits were deserved to be optimized for better area efficiency and cross-domain ESD robustness. Thus, the design and improvement of interface circuits became critical solution to on-chip CDM ESD protection for SoC integration. In this work, stacking-MOS structures with different gate connections have been implemented at the transmitter (TX) of interface circuits for investigating their cross-domain CDM ESD robustness. The experiment results on the silicon chip fabricated in a 0.18-μm 1.8-V CMOS process have compared the CDM levels among the interface test circuits with different transmitter circuits. Finally, the CDM failure on the interface circuit was discovered by electrical and physical failure analysis. The delayer SEM results presented the gate-oxide damage only in the receiver (RX) of the interface circuit after cross-domain CDM stresses.

原文English
主出版物標題2021 IEEE International Symposium on the Physical and Failure Analysis of Integrated Circuits, IPFA 2021
發行者Institute of Electrical and Electronics Engineers Inc.
ISBN(電子)9781665439886
DOIs
出版狀態Published - 2021
事件2021 IEEE International Symposium on the Physical and Failure Analysis of Integrated Circuits, IPFA 2021 - Singapore, Singapore
持續時間: 15 9月 202115 10月 2021

出版系列

名字Proceedings of the International Symposium on the Physical and Failure Analysis of Integrated Circuits, IPFA
2021-September

Conference

Conference2021 IEEE International Symposium on the Physical and Failure Analysis of Integrated Circuits, IPFA 2021
國家/地區Singapore
城市Singapore
期間15/09/2115/10/21

指紋

深入研究「Study on Transmitter with Stacking-MOS Structure of Interface Circuits for Cross-Domain CDM ESD Protection」主題。共同形成了獨特的指紋。

引用此