Stacked low-voltage PMOS for high-voltage ESD protection with latchup-free immunity

Kai Neng Tang, Seian Feng Liao, Ming-Dou Ker, Hwa Chyi Chiou, Yeh Jen Huang, Chun Chien Tsai, Yeh Ning Jou, Geeng Lih Lin

    研究成果: Conference contribution同行評審

    5 引文 斯高帕斯(Scopus)

    摘要

    Electrostatic discharge (ESD) and latchup are important reliability issues to the CMOS integrated circuits in high-voltage (HV) applications. In this work, the stacked low-voltage (LV) PMOS has been verified to sustain a high ESD level with high holding voltage in a 0.25-μm BCD process. Stacked devices in different configuration were also investigated in silicon chip to get high ESD robustness and latchup-free immunity for HV applications.

    原文English
    主出版物標題2015 Asia-Pacific International Symposium on Electromagnetic Compatibility, APEMC 2015
    發行者Institute of Electrical and Electronics Engineers Inc.
    頁面325-328
    頁數4
    ISBN(電子)9781479966707
    DOIs
    出版狀態Published - 3 8月 2015
    事件Asia-Pacific International Symposium on Electromagnetic Compatibility, APEMC 2015 - Taipei, Taiwan
    持續時間: 25 5月 201529 5月 2015

    出版系列

    名字2015 Asia-Pacific International Symposium on Electromagnetic Compatibility, APEMC 2015

    Conference

    ConferenceAsia-Pacific International Symposium on Electromagnetic Compatibility, APEMC 2015
    國家/地區Taiwan
    城市Taipei
    期間25/05/1529/05/15

    指紋

    深入研究「Stacked low-voltage PMOS for high-voltage ESD protection with latchup-free immunity」主題。共同形成了獨特的指紋。

    引用此