摘要
This brief investigates the random grain-boundary (GB)-induced variability in poly-crystalline silicon thin-film transistor for stackable NAND flash applications using 3-D Voronoi grain patterns. Compared with the 1-D and 2-D methods, the 3-D Voronoi grain can show a more realistic threshold-voltage variability when devices are downscaled along the channel height (H ch) direction. Therefore, a full 3-D consideration is needed when modeling the random GB-induced variation.
原文 | English |
---|---|
文章編號 | 6766781 |
頁(從 - 到) | 1211-1214 |
頁數 | 4 |
期刊 | IEEE Transactions on Electron Devices |
卷 | 61 |
發行號 | 4 |
DOIs | |
出版狀態 | Published - 4月 2014 |