Simulation and Investigation of Gate-Stack Variations in Ferroelectric-FET (FeFET) with Double-Gate Structure

Lung En Chang, Pin Su

研究成果: Conference contribution同行評審

摘要

This work investigates the impacts of gate-stack variations on double-gate (DG) FeFET NVMs with the aid of TCAD atomistic simulations. The gate-stack variations considered include the interfacial-layer surface roughness and the random ferroelectric-dielectric phase distribution. Our study indicates that both the variability in memory window (MW) and the worst-case MW can be significantly improved by using the DG FeFET (i.e. ferroelectric FinFET) as compared with the ultra-thin-body FeFET counterparts.

原文English
主出版物標題2023 International VLSI Symposium on Technology, Systems and Applications, VLSI-TSA/VLSI-DAT 2023 - Proceedings
發行者Institute of Electrical and Electronics Engineers Inc.
ISBN(電子)9798350334166
DOIs
出版狀態Published - 2023
事件2023 International VLSI Symposium on Technology, Systems and Applications, VLSI-TSA/VLSI-DAT 2023 - Hsinchu, 台灣
持續時間: 17 4月 202320 4月 2023

出版系列

名字2023 International VLSI Symposium on Technology, Systems and Applications, VLSI-TSA/VLSI-DAT 2023 - Proceedings

Conference

Conference2023 International VLSI Symposium on Technology, Systems and Applications, VLSI-TSA/VLSI-DAT 2023
國家/地區台灣
城市Hsinchu
期間17/04/2320/04/23

指紋

深入研究「Simulation and Investigation of Gate-Stack Variations in Ferroelectric-FET (FeFET) with Double-Gate Structure」主題。共同形成了獨特的指紋。

引用此