SEM-Latch: A Lost-Cost and High-Performance Latch Design for Mitigating Soft Errors in Nanoscale CMOS Process

Zhong Li Tang, Chia Wei Liang, Ming Hsien Hsiao, Charles H.P. Wen

研究成果: Conference contribution同行評審

摘要

Soft errors (primarily single-event transients (SET) and single-event upsets (SEU)) are receiving increased attention due to the increasing prevalence of automotive and biomedical electronics. In recent years, several latch designs have been developed for SEU/SET protection, but each has its own issues regarding timing, area, and power. Therefore, we propose a novel soft-error mitigating latch design, called SEM-Latch, which extends QUATRO and incorporates a speed path whereas embedding a reference voltage generator (RVG) for simultaneously improving timing, area, and power in 45nm CMOS process. SEM-Latch effectively reduces the power, area, and PDAP (product of delay, area, and power) by an average of 1.4%, 12.5%, and 8.7%, respectively, in comparison to a previous latch (HPST) with equivalent SEU protection. Furthermore, in comparison to AMSER-Latch, SEM-Latch reduces area, timing overhead and PDAP by 27.2%, 48.2%, and 60.2%, respectively, to provide 99.9999% particle rejection rate for SET protection.

原文English
主出版物標題Proceedings of the 59th ACM/IEEE Design Automation Conference, DAC 2022
發行者Institute of Electrical and Electronics Engineers Inc.
頁面865-870
頁數6
ISBN(電子)9781450391429
DOIs
出版狀態Published - 10 7月 2022
事件59th ACM/IEEE Design Automation Conference, DAC 2022 - San Francisco, United States
持續時間: 10 7月 202214 7月 2022

出版系列

名字Proceedings - Design Automation Conference
ISSN(列印)0738-100X

Conference

Conference59th ACM/IEEE Design Automation Conference, DAC 2022
國家/地區United States
城市San Francisco
期間10/07/2214/07/22

指紋

深入研究「SEM-Latch: A Lost-Cost and High-Performance Latch Design for Mitigating Soft Errors in Nanoscale CMOS Process」主題。共同形成了獨特的指紋。

引用此