Screening limited switching performance of multilayer 2D semiconductor FETs: the case for SnS†

Sukrit Sucharitakul, U. Rajesh Kumar, Raman Sankar, Fang-Cheng Chou, Yit-Tsong Chen, Chuhan Wang, Cai He, Rui He, Xuan P. A. Gao*

*此作品的通信作者

研究成果: Article同行評審

65 引文 斯高帕斯(Scopus)

摘要

Gate tunable p-type multilayer tin mono-sulfide (SnS) field-effect transistor (FET) devices with SnS thickness between 50 and 100 nm were fabricated and studied to understand their performance. The devices showed anisotropic inplane conductance and room temperature field effect mobilities ∼5–10 cm2 V−1 s−1. However, the devices showed an ON–OFF ratio ∼10 at room temperature due to appreciable OFF state conductance. The weak gate tuning behavior and finite OFF state conductance in the depletion regime of SnS devices are explained by the finite carrier screening length effect which causes the existence of a
conductive surface layer from defect induced holes in SnS. Through etching and n-type surface doping by Cs2CO3 to reduce/compensate the not-gatable holes near the SnS flake’s top surface, the devices exhibited an order of magnitude improvement in the ON–OFF ratio, and a hole Hall mobility of ∼100 cm2 V−1 s−1 at room temperature is observed. This work suggests that in order to obtain effective
switching and low OFF state power consumption, two-dimensional (2D) semiconductor based depletion
mode FETs should limit their thickness to within the Debye screening length of the carriers in the semiconductor.
原文American English
頁(從 - 到)19050–19057
期刊Nanoscale
8
出版狀態Published - 2016

指紋

深入研究「Screening limited switching performance of multilayer 2D semiconductor FETs: the case for SnS†」主題。共同形成了獨特的指紋。

引用此