SCR device with dynamic holding voltage for on-chip ESD protection in a 0.25-μm fully salicided CMOS process

Ming-Dou Ker*, Zi Ping Chen

*此作品的通信作者

    研究成果: Article同行評審

    36 引文 斯高帕斯(Scopus)

    摘要

    A dynamic-holding-voltage silicon-controlled rectifier (DHVSCR) device is proposed and verified in a 0.25-μm/2.5-V salicided CMOS process. In the DHVSCR device structure, the control nMOS and pMOS transistors are directly embedded in SCR device structure. The proposed DHVSCR device has the characteristics of tunable holding voltage and holding current by changing the gate voltage of embedded nMOS and pMOS. Under normal circuit operating condition, the DHVSCR has a holding voltage higher than the supply voltage without causing a latch-up issue. Under an electrostatic discharge (ESD) stress condition, the DHVSCR has a lower holding voltage to effectively clamp the overshooting ESD voltage. From the experimental results, the DHVSCR with a device width of 50 μm can sustain a human-body-model ESD level of 5.6 kV.

    原文English
    頁(從 - 到)1731-1733
    頁數3
    期刊IEEE Transactions on Electron Devices
    51
    發行號10
    DOIs
    出版狀態Published - 1 10月 2004

    指紋

    深入研究「SCR device with dynamic holding voltage for on-chip ESD protection in a 0.25-μm fully salicided CMOS process」主題。共同形成了獨特的指紋。

    引用此