Scan-cell reordering for minimizing scan-shift power based on nonspecified test cubes

Yu Ze Wu, Chia-Tso Chao

    研究成果: Article同行評審

    7 引文 斯高帕斯(Scopus)

    摘要

    This article presents several scan-cell reordering techniques to reduce the signal transitions during the test mode while preserving the don't-care bits in the test patterns for a later optimization. Combined with a pattern-filling technique, the proposed scan-cell reordering techniques can utilize both high response correlations and pattern correlations to simultaneously minimize scan-out and scan-in transitions. Those scan-shift transitions can be further reduced by selectively using the inverse connections between scan cells. In addition, the trade-off between routing overhead and power consumption can also be controlled by the proposed scan-cell reordering techniques. A series of experiments are conducted to demonstrate the effectiveness of each of the proposed techniques individually.

    原文English
    文章編號10
    期刊ACM Transactions on Design Automation of Electronic Systems
    16
    發行號1
    DOIs
    出版狀態Published - 1 11月 2010

    指紋

    深入研究「Scan-cell reordering for minimizing scan-shift power based on nonspecified test cubes」主題。共同形成了獨特的指紋。

    引用此