Reliability-aware design automation flow for analog circuits

Chien-Nan Liu, Yen Lung Chen, Tsung Yu Liu, Tai Chen Chen

研究成果: Conference contribution同行評審

3 引文 斯高帕斯(Scopus)

摘要

Manually designing analog circuits is often considered as a difficult task that takes a lot of time. If a design automation environment is available for analog circuits, it is useful for designers to cope with the increasing challenges in advance process. In this paper, a reliability-aware circuit sizing technique is proposed to consider process variation, circuit aging, and layout-dependent effects simultaneously. A reliability-aware analog layout automation technique is also proposed to consider both placement and routing while improving the reliability of the generated layout. These reliability-aware design automation techniques have been integrated to build a complete synthesis environment from specifications to layout. As shown in the experimental results, the proposed automation flow does help designers solve the reliability issues efficiently.

原文English
主出版物標題ISOCC 2015 - International SoC Design Conference
主出版物子標題SoC for Internet of Everything (IoE)
發行者Institute of Electrical and Electronics Engineers Inc.
頁面1-2
頁數2
ISBN(電子)9781467393089
DOIs
出版狀態Published - 8 2月 2016
事件12th International SoC Design Conference, ISOCC 2015 - Gyeongju, 韓國
持續時間: 2 11月 20155 11月 2015

出版系列

名字ISOCC 2015 - International SoC Design Conference: SoC for Internet of Everything (IoE)

Conference

Conference12th International SoC Design Conference, ISOCC 2015
國家/地區韓國
城市Gyeongju
期間2/11/155/11/15

指紋

深入研究「Reliability-aware design automation flow for analog circuits」主題。共同形成了獨特的指紋。

引用此