TY - JOUR
T1 - Reliability analysis of symmetric vertical-channel nickel-salicided poly-Si thin-film transistors
AU - Wu, Yi Hong
AU - Lin, Je Wei
AU - Lu, Yi Hsien
AU - Kuo, Rou Han
AU - Yen, Li Chen
AU - Chen, Yi Hsuan
AU - Liao, Chia Chun
AU - Kuo, Po Yi
AU - Chao, Tien-Sheng
PY - 2012/6/19
Y1 - 2012/6/19
N2 -
In this paper, a reliability analysis of symmetric Vertical-channel Ni-SAlicided poly-Si thin-film transistors (VSA-TFTs) is performed for the first time. First, we compare the drain-induced barrier-lowering effect (DIBL) of VSA-TFTs. The VSA-TFTs with thinner gate oxide thickness, an offset structure, and a longer floating n
+
region have better immunity to DIBL. Second, VSA-TFTs with a longer floating n
+
region also have better immunity under hot-carrier (HC) stress and self-heating (SH) stress. However, VSA-TFTs with a shorter floating n
+
region also have better immunity to positive gate bias (PGB) stress. Consequently, in order to optimize reliability characteristics, including SH stress, HC stress, and PGB stress, it is necessary to modulate the length of the floating n
+
region. Third, the PGB stress, rather than SH stress or HC stress, becomes a major issue for VSA-TFTs under the stress bias below 4 V. In other words, PGB stress will dominate the degradation behaviors when the stress bias is not high enough to achieve SH stress and HC stress. Finally, the worst degradation condition of VSA-TFTs under HC stress, similar to that of most TFT devices, occurs when the stress of V
G
is less than half of V
D
.
AB -
In this paper, a reliability analysis of symmetric Vertical-channel Ni-SAlicided poly-Si thin-film transistors (VSA-TFTs) is performed for the first time. First, we compare the drain-induced barrier-lowering effect (DIBL) of VSA-TFTs. The VSA-TFTs with thinner gate oxide thickness, an offset structure, and a longer floating n
+
region have better immunity to DIBL. Second, VSA-TFTs with a longer floating n
+
region also have better immunity under hot-carrier (HC) stress and self-heating (SH) stress. However, VSA-TFTs with a shorter floating n
+
region also have better immunity to positive gate bias (PGB) stress. Consequently, in order to optimize reliability characteristics, including SH stress, HC stress, and PGB stress, it is necessary to modulate the length of the floating n
+
region. Third, the PGB stress, rather than SH stress or HC stress, becomes a major issue for VSA-TFTs under the stress bias below 4 V. In other words, PGB stress will dominate the degradation behaviors when the stress bias is not high enough to achieve SH stress and HC stress. Finally, the worst degradation condition of VSA-TFTs under HC stress, similar to that of most TFT devices, occurs when the stress of V
G
is less than half of V
D
.
KW - Hot-carrier (HC) stress
KW - polycrystalline silicon thin-film transistors (poly-Si TFTs)
KW - positive gate bias (PGB) stress
KW - self-heating (SH) stress
KW - symmetric S/D
KW - vertical channel
UR - http://www.scopus.com/inward/record.url?scp=84864779130&partnerID=8YFLogxK
U2 - 10.1109/TED.2012.2199498
DO - 10.1109/TED.2012.2199498
M3 - Article
AN - SCOPUS:84864779130
SN - 0018-9383
VL - 59
SP - 2160
EP - 2166
JO - Ieee Transactions On Electron Devices
JF - Ieee Transactions On Electron Devices
IS - 8
M1 - 6215029
ER -