Power-Efficient FIR Filter Architecture Design for Wireless Embedded System

Shyh Feng Lin, Sheng-Chieh Huang, Feng Sung Yang, Liang Gee Chen, Chung Wei Ku

研究成果: Editorial

10 引文 斯高帕斯(Scopus)

摘要

This paper presents a novel approach for implementing power-efficient finite-impulse response (FIR) filters that requires less power consumption than traditional FIR filter implementation in wireless embedded systems. The proposed schemes can be adopted in the direct form FIR filter and achieve a large amount of reduction in the power consumption. By using a combination of proposed methods, balanced-modular techniques with retiming and separated processing data-flow scheme with modified canonical signed digit (CSD) representation, experimental results show that the proposed scheme reduce 76% power consumption of the original direct-form structure with slight area overhead.

原文English
頁(從 - 到)21-25
頁數5
期刊IEEE Transactions on Circuits and Systems I: Regular Papers
51
發行號1
DOIs
出版狀態Published - 1月 2004

指紋

深入研究「Power-Efficient FIR Filter Architecture Design for Wireless Embedded System」主題。共同形成了獨特的指紋。

引用此