摘要
This paper presents a novel approach for implementing power-efficient finite-impulse response (FIR) filters that requires less power consumption than traditional FIR filter implementation in wireless embedded systems. The proposed schemes can be adopted in the direct form FIR filter and achieve a large amount of reduction in the power consumption. By using a combination of proposed methods, balanced-modular techniques with retiming and separated processing data-flow scheme with modified canonical signed digit (CSD) representation, experimental results show that the proposed scheme reduce 76% power consumption of the original direct-form structure with slight area overhead.
原文 | English |
---|---|
頁(從 - 到) | 21-25 |
頁數 | 5 |
期刊 | IEEE Transactions on Circuits and Systems I: Regular Papers |
卷 | 51 |
發行號 | 1 |
DOIs | |
出版狀態 | Published - 1月 2004 |