TY - GEN
T1 - Power delivery network design for wiring and TSV resource minimization in TSV-based 3-D ICs
AU - Wei, Shu Han
AU - Lee, Yu-Min
AU - Ho, Chia Tung
AU - Sun, Chih Ting
AU - Cheng, Liang Chia
PY - 2013
Y1 - 2013
N2 - This work presents effective techniques for minimizing wiring resources and power TSVs (PTSVs) of 3-D power delivery network design under IR drop constraints. First, a 3-D power grid topology optimization is performed to generate power grid by utilizing locally uniform and globally non-uniform power grid configurations. After that, two developed power TSV planners are executed to minimize the maximum IR drop without the full-chip power-grid analysis. Finally, the above procedures are repeatedly performed with a rescue procedure to remedy the violated constraints until the designed PDN is satisfied. To further enhance the design procedure, a partition-based design flow is proposed by dividing the entire chip into tiles, and each of them is designed independently by the proposed procedure. The experimental results demonstrate the effectiveness of the developed methodology and indicate that the consideration of partition-based strategy in the design flow is imperative.
AB - This work presents effective techniques for minimizing wiring resources and power TSVs (PTSVs) of 3-D power delivery network design under IR drop constraints. First, a 3-D power grid topology optimization is performed to generate power grid by utilizing locally uniform and globally non-uniform power grid configurations. After that, two developed power TSV planners are executed to minimize the maximum IR drop without the full-chip power-grid analysis. Finally, the above procedures are repeatedly performed with a rescue procedure to remedy the violated constraints until the designed PDN is satisfied. To further enhance the design procedure, a partition-based design flow is proposed by dividing the entire chip into tiles, and each of them is designed independently by the proposed procedure. The experimental results demonstrate the effectiveness of the developed methodology and indicate that the consideration of partition-based strategy in the design flow is imperative.
UR - http://www.scopus.com/inward/record.url?scp=84881364253&partnerID=8YFLogxK
U2 - 10.1109/VLDI-DAT.2013.6533816
DO - 10.1109/VLDI-DAT.2013.6533816
M3 - Conference contribution
AN - SCOPUS:84881364253
SN - 9781467344357
T3 - 2013 International Symposium on VLSI Design, Automation, and Test, VLSI-DAT 2013
BT - 2013 International Symposium on VLSI Design, Automation, and Test, VLSI-DAT 2013
T2 - 2013 International Symposium on VLSI Design, Automation, and Test, VLSI-DAT 2013
Y2 - 22 April 2013 through 24 April 2013
ER -