Overview on ESD protection design for mixed-voltage I/O interfaces with high-voltage-tolerant power-rail ESD clamp circuits in low-voltage thin-oxide CMOS technology

Ming-Dou Ker*, Wei J. Chang

*此作品的通信作者

    研究成果: Article同行評審

    6 引文 斯高帕斯(Scopus)

    摘要

    Electrostatic discharge (ESD) protection design for mixed-voltage I/O interfaces has been one of the key challenges of system-on-a-chip (SOC) implementation in nanoscale CMOS processes. The on-chip ESD protection circuit for mixed-voltage I/O interfaces should meet the gate-oxide reliability constraints and prevent the undesired leakage current paths. This paper presents an overview on the design concept and circuit implementations of ESD protection designs for mixed-voltage I/O interfaces with only low-voltage thin-oxide CMOS transistors. Especially, the ESD protection designs for mixed-voltage I/O interfaces with ESD bus and high-voltage-tolerant power-rail ESD clamp circuits are presented and discussed.

    原文English
    頁(從 - 到)27-35
    頁數9
    期刊Microelectronics Reliability
    47
    發行號1
    DOIs
    出版狀態Published - 1月 2007

    指紋

    深入研究「Overview on ESD protection design for mixed-voltage I/O interfaces with high-voltage-tolerant power-rail ESD clamp circuits in low-voltage thin-oxide CMOS technology」主題。共同形成了獨特的指紋。

    引用此