Overview and design of mixed-voltage I/O buffers with low-voltage thin-oxide CMOS transistors

Ming-Dou Ker*, Shih Lun Chen, Chia Sheng Tsai

*此作品的通信作者

    研究成果: Review article同行評審

    54 引文 斯高帕斯(Scopus)

    摘要

    Overview on the prior designs of the mixed-voltage I/O buffers is provided in this work. A new 2.5/5-V mixed-voltage I/O buffer realized with only thin gate-oxide devices is proposed. The new proposed mixed-voltage I/O buffer with simpler dynamic n-well bias circuit and gate-tracking circuit can prevent the undesired leakage current paths and the gate-oxide reliability problem, which occur in the conventional CMOS I/O buffer. The new mixed-voltage I/O buffer has been fabricated and verified in a 0.25-μm CMOS process to serve 2.5/5-V I/O interface. Besides, another 2.5/5-V mixed-voltage I/O buffer without the subthreshold leakage problem for high-speed applications is also presented in this work. The speed, power consumption, area, and noise among these mixed-voltage I/O buffers are also compared and discussed. The new proposed mixed-voltage I/O buffers can be easily scaled toward 0.18- μm (or below) CMOS processes to serve other mixed-voltage I/O interfaces, such as 1.8/3.3-V interface.

    原文English
    頁(從 - 到)1934-1945
    頁數12
    期刊IEEE Transactions on Circuits and Systems I: Regular Papers
    53
    發行號9
    DOIs
    出版狀態Published - 1 9月 2006

    指紋

    深入研究「Overview and design of mixed-voltage I/O buffers with low-voltage thin-oxide CMOS transistors」主題。共同形成了獨特的指紋。

    引用此