Optimization of Guard Ring Structures to Improve Latchup Immunity in an 18 v DDDMOS Process

Chia Tsen Dai, Ming-Dou Ker*

*此作品的通信作者

研究成果: Article同行評審

10 引文 斯高帕斯(Scopus)

摘要

The optimization of guard ring structures to improve latchup immunity in an 18 V double-diffused drain MOS (DDDMOS) process with the DDDMOS transistors has together been investigated in a silicon test chip. The layout parameters including the anode-to-cathode spacing and the guard ring width are also studied to seek their impacts on latchup immunity. The measurement results demonstrated that the test devices isolated with the specific guard ring structure of n-buried layer can highly improve the latchup immunity. The suggested guard ring structures can be applied to the high-voltage circuits in this 18 V DDDMOS process to meet the new Joint Electron Device Engineering Council standard (JESD78D) with the trigger current of over ±200 mA.

原文English
文章編號7458868
頁(從 - 到)2449-2454
頁數6
期刊IEEE Transactions on Electron Devices
63
發行號6
DOIs
出版狀態Published - 6月 2016

指紋

深入研究「Optimization of Guard Ring Structures to Improve Latchup Immunity in an 18 v DDDMOS Process」主題。共同形成了獨特的指紋。

引用此