TY - JOUR
T1 - On generating tests to cover diverse worst-case timing corners
AU - Lee, Leonard
AU - Wu, Sean
AU - Wen, Charles H.P.
AU - Wang, Li C.
PY - 2005
Y1 - 2005
N2 - With process variations, timing behavior may vary from chip to chip. This paper investigates the problem of generating test patterns to cover potentially diverse worst-case timing corners. We focus the work on a specific problem formulation where the delay of a path can be affected by k aggressors. We demonstrate that the search space for such a problem can be quite complex. We study various methods to guide the test generation. We show that with different chips having different worst-case corners, it may not be affordable to search for the tests to expose all these corners. Experimental results are presented to explain the problem formulation, the test generation methods, and the limitation on what we can achieve for solving the problem.
AB - With process variations, timing behavior may vary from chip to chip. This paper investigates the problem of generating test patterns to cover potentially diverse worst-case timing corners. We focus the work on a specific problem formulation where the delay of a path can be affected by k aggressors. We demonstrate that the search space for such a problem can be quite complex. We study various methods to guide the test generation. We show that with different chips having different worst-case corners, it may not be affordable to search for the tests to expose all these corners. Experimental results are presented to explain the problem formulation, the test generation methods, and the limitation on what we can achieve for solving the problem.
UR - http://www.scopus.com/inward/record.url?scp=28444495061&partnerID=8YFLogxK
U2 - 10.1109/DFTVS.2005.50
DO - 10.1109/DFTVS.2005.50
M3 - Conference article
AN - SCOPUS:28444495061
SN - 1550-5774
SP - 415
EP - 423
JO - Proceedings - IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems
JF - Proceedings - IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems
T2 - 20th IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems, DFT 2005
Y2 - 3 October 2005 through 5 October 2005
ER -