On generating tests to cover diverse worst-case timing corners

Leonard Lee*, Sean Wu, Charles H.P. Wen, Li C. Wang

*此作品的通信作者

研究成果同行評審

1 引文 斯高帕斯(Scopus)

摘要

With process variations, timing behavior may vary from chip to chip. This paper investigates the problem of generating test patterns to cover potentially diverse worst-case timing corners. We focus the work on a specific problem formulation where the delay of a path can be affected by k aggressors. We demonstrate that the search space for such a problem can be quite complex. We study various methods to guide the test generation. We show that with different chips having different worst-case corners, it may not be affordable to search for the tests to expose all these corners. Experimental results are presented to explain the problem formulation, the test generation methods, and the limitation on what we can achieve for solving the problem.

原文English
頁(從 - 到)415-423
頁數9
期刊Proceedings - IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems
DOIs
出版狀態Published - 2005
事件20th IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems, DFT 2005 - Monterey, CA, 美國
持續時間: 3 10月 20055 10月 2005

指紋

深入研究「On generating tests to cover diverse worst-case timing corners」主題。共同形成了獨特的指紋。

引用此