New VLSI architecture without global broadcast for 2-D digital filters

Lan-Da Van*, Chih Chun Tang, Shing Tenqchen, Wu Shiung Feng

*此作品的通信作者

研究成果: Conference article同行評審

6 引文 斯高帕斯(Scopus)

摘要

In this paper, we propose the new two-dimensional (2-D) systolic-array structures of IIR/FIR digital filters without global broadcast by the different derivation and another systolic transformation. For more practical considerations, we further provide a detailed block diagram of a 2-D FIR filter using recently proposed multiplier to reduce the roundoff quantization error in the logic-gate level. These proposed systolic structures amenable to VLSI implementation permit the 2-D input sequence to be scanned in row-wise mode and locally broadcast one value each clock per delay element.

原文English
頁(從 - 到)I-547-I-550
期刊Proceedings - IEEE International Symposium on Circuits and Systems
1
DOIs
出版狀態Published - 2000
事件Proceedings of the IEEE 2000 International Symposium on Circuits and Systems - Geneva, Switz
持續時間: 28 5月 200031 5月 2000

指紋

深入研究「New VLSI architecture without global broadcast for 2-D digital filters」主題。共同形成了獨特的指紋。

引用此