Method for resolving simultaneous same-row access in Dual-Port 8T SRAM with asynchronous dual-clock operation

Nan Chun Lien, Ching Te Chuang, Wen-Rong Wu

研究成果: Conference contribution同行評審

3 引文 斯高帕斯(Scopus)

摘要

This work proposes a novel Dual-Port (DP) 8T SRAM operation scheme. The scheme improves the Read stability and Write-ability, and allows asynchronous operation with arbitrary clock timing skew between two ports. It facilitates high performance, low-power and low VMIN with minimum device and area overhead. Post-simulation results show almost no timing penalty for simultaneous same-row access and the performance is almost the same as that for one port operation.

原文English
主出版物標題Proceedings - IEEE 26th International SOC Conference, SOCC 2013
發行者IEEE Computer Society
頁面105-109
頁數5
ISBN(列印)9781479911660
DOIs
出版狀態Published - 1 1月 2013
事件26th IEEE International System-on-Chip Conference, SOCC 2013 - Erlangen, 德國
持續時間: 4 9月 20136 9月 2013

出版系列

名字International System on Chip Conference
ISSN(列印)2164-1676
ISSN(電子)2164-1706

Conference

Conference26th IEEE International System-on-Chip Conference, SOCC 2013
國家/地區德國
城市Erlangen
期間4/09/136/09/13

指紋

深入研究「Method for resolving simultaneous same-row access in Dual-Port 8T SRAM with asynchronous dual-clock operation」主題。共同形成了獨特的指紋。

引用此