Low-power multiport SRAM with cross-point write word-lines, shared write bit-lines, and shared write row-access transistors

Dao Ping Wang, Hon Jarn Lin, Ching Te Chuang, Wei Hwang

研究成果: Article同行評審

21 引文 斯高帕斯(Scopus)

摘要

This brief proposes one-write-one-read (1W1R) and two-write-two-read (2W2R) multiport (MP) SRAMs for register file applications in nanoscale CMOS technology. The cell features a cross-point Write word-line structure to mitigate Write Half-Select disturb and improve the static noise margin (SNM). The Write bit-lines (WBLs) and Write row-access transistors are shared with adjacent bit-cells to reduce the cell transistor count and area. The scheme halves the number of WBL, thus reducing WBL leakage and power consumption. In addition, column-based virtual VSS control is employed for the Read stack to reduce the Read power consumption. Post-sim results show that the proposed scheme reduces both Write/Read current consumption by over 30% compared with the previous MP structure. The proposed scheme is demonstrated and validated by an 8-Kb 2W2R SRAM test chip fabricated in TSMC 40-nm CMOS technology.

原文English
文章編號6719557
頁(從 - 到)188-192
頁數5
期刊IEEE Transactions on Circuits and Systems I: Regular Papers
61
發行號3
DOIs
出版狀態Published - 3月 2014

指紋

深入研究「Low-power multiport SRAM with cross-point write word-lines, shared write bit-lines, and shared write row-access transistors」主題。共同形成了獨特的指紋。

引用此