Low-power multiplierless FIR filter synthesizer based on CSD code

Maw Ching Liu, Chien Lung Chen, Ding Yu Shin, Chin Hung Lin, Shyh-Jye Jou

研究成果: Conference contribution同行評審

3 引文 斯高帕斯(Scopus)

摘要

An architecture synthesizer for FIR filter based on CSD code is presented. Traditional filter synthesis tool only generates one set of coefficient that fits the filter specifications. However, in the time and frequency optimization of the filter coefficients, our synthesizer can obtain as many sets of coefficient as possible. The coefficient set that leads to minimum hardware complexity will be selected. Four structures that range is from the fastest speed to the least area can be selected by user. Finally, a synthesizable Verilog code will be automatically generated. A design example that the FIR has 35 taps with 8-bit coefficients shows that the overall hardware reduction by using our synthesizer is 58% as compared to the original design.

原文English
主出版物標題ISCAS 2001 - 2001 IEEE International Symposium on Circuits and Systems, Conference Proceedings
頁面666-669
頁數4
626
DOIs
出版狀態Published - 1 12月 2001
事件2001 IEEE International Symposium on Circuits and Systems, ISCAS 2001 - Sydney, NSW, Australia
持續時間: 6 5月 20019 5月 2001

出版系列

名字ISCAS 2001 - 2001 IEEE International Symposium on Circuits and Systems, Conference Proceedings
4

Conference

Conference2001 IEEE International Symposium on Circuits and Systems, ISCAS 2001
國家/地區Australia
城市Sydney, NSW
期間6/05/019/05/01

指紋

深入研究「Low-power multiplierless FIR filter synthesizer based on CSD code」主題。共同形成了獨特的指紋。

引用此