Low-Power 3D-PCB Stacking System Design and Validation by Automatic Voltage-Current Scalable Technique

Ching Hwa Cheng, Jiun-In Guo

研究成果: Conference contribution同行評審

摘要

The proposed design is integrating multiple video and power-regulate chips integrated with a low-power 3D-PCB Stacking system. This performance-power optimized 3D-PCB Stacking SoC system is corroborated by the dual multi-mode video decoder (MMVD) and five voltage-current adjustors (VCAs) chips. Low-power dual-Vdd design techniques are utilized in MMVD, without using level converters. The VCA is used to supply manageable power-current to MMVD. The automated voltage-current adjusted technique does not increase the additional silicon cost without using voltage converters. The low-power contribution is to utilize current-Adjusted technique for an automation voltage-Adjustor. A built-in voltage measurement provides voltage-level can be safely regulated.The system achieves a 32 \sim 68% power reduction for two video decoders by using the VCAs. The system scalable function is implemented by a MorPack 3D-PCB stacking design. The proposed technique is success validated reduce system power consumption and without performance degradation.

原文English
主出版物標題2020 International Symposium on VLSI Design, Automation and Test, VLSI-DAT 2020
發行者Institute of Electrical and Electronics Engineers Inc.
頁數2
ISBN(電子)9781728160832
DOIs
出版狀態Published - 8月 2020
事件2020 International Symposium on VLSI Design, Automation and Test, VLSI-DAT 2020 - Hsinchu, Taiwan
持續時間: 10 8月 202013 8月 2020

出版系列

名字2020 International Symposium on VLSI Design, Automation and Test, VLSI-DAT 2020

Conference

Conference2020 International Symposium on VLSI Design, Automation and Test, VLSI-DAT 2020
國家/地區Taiwan
城市Hsinchu
期間10/08/2013/08/20

指紋

深入研究「Low-Power 3D-PCB Stacking System Design and Validation by Automatic Voltage-Current Scalable Technique」主題。共同形成了獨特的指紋。

引用此