Low-leakage power-rail ESD clamp circuit with gated current mirror in a 65-nm CMOS technology

Federico A. Altolaguirre, Ming-Dou Ker

    研究成果: Conference contribution同行評審

    3 引文 斯高帕斯(Scopus)

    摘要

    A new power-rail ESD clamp circuit is proposed and verified with consideration of the gate leakage issue in 65-nm CMOS technology. The proposed circuit can reduce the total leakage current of the traditional power-rail ESD clamp circuit in two orders of magnitude. Moreover, the proposed circuit reduces the required silicon area by boosting the capacitor with a current mirror. The measured leakage current of the proposed power-rail ESD clamp circuit is 220nA (VDD = 1V, T=25°C), much lower than the 20.55μA of the traditional design. In addition, the required area for the proposed design is 50μm × 30μm, which is a 40% reduction in silicon area to the traditional one, that can sustain the HBM (MM) ESD stress of 3.5kV (250V).

    原文English
    主出版物標題2013 IEEE International Symposium on Circuits and Systems, ISCAS 2013
    頁面2638-2641
    頁數4
    DOIs
    出版狀態Published - 9 9月 2013
    事件2013 IEEE International Symposium on Circuits and Systems, ISCAS 2013 - Beijing, China
    持續時間: 19 5月 201323 5月 2013

    出版系列

    名字Proceedings - IEEE International Symposium on Circuits and Systems
    ISSN(列印)0271-4310

    Conference

    Conference2013 IEEE International Symposium on Circuits and Systems, ISCAS 2013
    國家/地區China
    城市Beijing
    期間19/05/1323/05/13

    指紋

    深入研究「Low-leakage power-rail ESD clamp circuit with gated current mirror in a 65-nm CMOS technology」主題。共同形成了獨特的指紋。

    引用此