Low complexity synchronization design of an OFDM receiver for DVB-T/H

Ting Chen Wei*, Wei Chang Liu, Chi Yao Tseng, Shyh-Jye Jou

*此作品的通信作者

    研究成果: Article同行評審

    9 引文 斯高帕斯(Scopus)

    摘要

    In this paper, an OFDM baseband receiver for DVB-T/H is presented. The receiver contains four synchronizations, an OFDM symbol synchronization, a carrier synchronization, a sampling clock synchronization and a scattered pilots synchronization. This paper proposes several novel designs to reduce the synchronization latency and hardware complexity. The carrier and clock synchronization loops are fully digitalized schemes. The scattered pilots synchronization adopts a two stages scheme to reduce the detection latency. In addition, the pre-filling scheme reduces the latency of channel estimation. The design result shows that the equivalent gate count is about 810K gates including 102.8KB memory.

    原文English
    頁(從 - 到)408-413
    頁數6
    期刊IEEE Transactions on Consumer Electronics
    55
    發行號2
    DOIs
    出版狀態Published - 2009

    指紋

    深入研究「Low complexity synchronization design of an OFDM receiver for DVB-T/H」主題。共同形成了獨特的指紋。

    引用此