Linear low voltage nano-scale CMOS transconductor

Tien Yu Lo, Chung-Chih Hung*, Chi Hsiang Lo

*此作品的通信作者

研究成果: Article同行評審

7 引文 斯高帕斯(Scopus)

摘要

This paper presents a high linearity MOSFET-only transconductor based on differential structures. While a precise BSIM4 transistor model is introduced through analysis, the linearity can be improved by mobility compensation techniques as the device size is scaled down in the nano-scale CMOS technology. When the compensation utilizes transistors in subthreshold region, rather than the transistors in saturation region, the value of transconductance can be maintained. The circuit is fabricated in TSMC 0.18-μm CMOS process. The measurement results show 18 dB improvement of the proposed version, and 65 dB HD3 can be achieved for a 2.1 MHz 700 mVpp differential input. The static power consumption under 1-V power supply voltage is 183 μW. Measurement results demonstrate the agreement with theoretical analyses.

原文English
頁(從 - 到)1-7
頁數7
期刊Analog Integrated Circuits and Signal Processing
66
發行號1
DOIs
出版狀態Published - 1月 2011

指紋

深入研究「Linear low voltage nano-scale CMOS transconductor」主題。共同形成了獨特的指紋。

引用此