TY - GEN
T1 - Layout-aware analog synthesis environment with yield consideration
AU - Chang, Hsin Ju
AU - Chen, Yen Lung
AU - Yeh, Conan
AU - Liu, Chien-Nan
PY - 2015/4/13
Y1 - 2015/4/13
N2 - With shrinking device size in deep submicron process, many non-ideal effects impact circuit performances critically. Since those effects are often not considered in traditional analog synthesis tools, several sizing-layout iterations are still required to reach the desired performance and design yield. In this paper, an integrated analog synthesis tool is presented to consider the process variation, layout effects, and final layout generation simultaneously, with a user-friendly GUI to help users complete the design flow efficiently. With the consideration of those non-ideal effects in early design stages, blind design margins and time-consuming re-design cycles can be avoided in the proposed tool, which significantly reduces the design overhead. As shown in the experimental results, this analog synthesis tool is able to generate the required circuits in seconds and effectively guarantees the post-layout performance and design yield with less hardware cost.
AB - With shrinking device size in deep submicron process, many non-ideal effects impact circuit performances critically. Since those effects are often not considered in traditional analog synthesis tools, several sizing-layout iterations are still required to reach the desired performance and design yield. In this paper, an integrated analog synthesis tool is presented to consider the process variation, layout effects, and final layout generation simultaneously, with a user-friendly GUI to help users complete the design flow efficiently. With the consideration of those non-ideal effects in early design stages, blind design margins and time-consuming re-design cycles can be avoided in the proposed tool, which significantly reduces the design overhead. As shown in the experimental results, this analog synthesis tool is able to generate the required circuits in seconds and effectively guarantees the post-layout performance and design yield with less hardware cost.
KW - Analog synthesis
KW - Layout-aware sizing
KW - Yield-aware sizing
UR - http://www.scopus.com/inward/record.url?scp=84944321081&partnerID=8YFLogxK
U2 - 10.1109/ISQED.2015.7085493
DO - 10.1109/ISQED.2015.7085493
M3 - Conference contribution
AN - SCOPUS:84944321081
T3 - Proceedings - International Symposium on Quality Electronic Design, ISQED
SP - 589
EP - 593
BT - Proceedings of the 16th International Symposium on Quality Electronic Design, ISQED 2015
PB - IEEE Computer Society
T2 - 16th International Symposium on Quality Electronic Design, ISQED 2015
Y2 - 2 March 2015 through 4 March 2015
ER -