Layout-aware analog synthesis environment with yield consideration

Hsin Ju Chang, Yen Lung Chen, Conan Yeh, Chien-Nan Liu

研究成果: Conference contribution同行評審

5 引文 斯高帕斯(Scopus)

摘要

With shrinking device size in deep submicron process, many non-ideal effects impact circuit performances critically. Since those effects are often not considered in traditional analog synthesis tools, several sizing-layout iterations are still required to reach the desired performance and design yield. In this paper, an integrated analog synthesis tool is presented to consider the process variation, layout effects, and final layout generation simultaneously, with a user-friendly GUI to help users complete the design flow efficiently. With the consideration of those non-ideal effects in early design stages, blind design margins and time-consuming re-design cycles can be avoided in the proposed tool, which significantly reduces the design overhead. As shown in the experimental results, this analog synthesis tool is able to generate the required circuits in seconds and effectively guarantees the post-layout performance and design yield with less hardware cost.

原文English
主出版物標題Proceedings of the 16th International Symposium on Quality Electronic Design, ISQED 2015
發行者IEEE Computer Society
頁面589-593
頁數5
ISBN(電子)9781479975815
DOIs
出版狀態Published - 13 4月 2015
事件16th International Symposium on Quality Electronic Design, ISQED 2015 - Santa Clara, 美國
持續時間: 2 3月 20154 3月 2015

出版系列

名字Proceedings - International Symposium on Quality Electronic Design, ISQED
2015-April
ISSN(列印)1948-3287
ISSN(電子)1948-3295

Conference

Conference16th International Symposium on Quality Electronic Design, ISQED 2015
國家/地區美國
城市Santa Clara
期間2/03/154/03/15

指紋

深入研究「Layout-aware analog synthesis environment with yield consideration」主題。共同形成了獨特的指紋。

引用此