Jointly designed nonbinary LDPC convolutional codes and memory-based decoder architecture

Chia Lung Lin*, Chih-Lung Chen, Hsie-Chia Chang, Chen-Yi Lee

*此作品的通信作者

研究成果: Article同行評審

1 引文 斯高帕斯(Scopus)

摘要

In this paper, a design approach for architectureaware nonbinary low-density parity-check convolutional codes (NB-LDPC-CCs) is presented to jointly optimizes the code performance and decoder complexity for achieving high energy- efficiency decoder. The proposed NB-LDPC-CCs not only feature simple structure and low degree, but also compete with other published NB-LDPC-CCs on error-correction capability. With these codes, we present a memory-based layered decoder architecture, where the computation units and the scheduling of the computations are optimized to increase energy efficiency. To demonstrate the feasibility of proposed techniques, a time-varying (50,2,4) NB-LDPC-CC over GF(256) is constructed, and associated decoder is implemented in 90 nm CMOS. The code can reach BER = 10-5 at SNR = 0.9 dB and support multi code rates with puncturing. Comparing with the state-of-the-art designs, the proposed decoder can save 74% power under the same number of iterations, making it suitable for emerging Internet of Things (IoT) applications.

原文English
文章編號07277127
頁(從 - 到)2523-2532
頁數10
期刊IEEE Transactions on Circuits and Systems I: Regular Papers
62
發行號10
DOIs
出版狀態Published - 1 10月 2015

指紋

深入研究「Jointly designed nonbinary LDPC convolutional codes and memory-based decoder architecture」主題。共同形成了獨特的指紋。

引用此