摘要
This work systematically demonstrates a novel recovery scheme for metal-ferroelectric-insulator-semiconductor (MFIS) ferroelectric field-effect transistor (FeFET) memory arrays involving device fabrication, memory operation, and circuit integration. For the first time, the timing to initiate recovery to prolong the endurance of FeFETs is studied. A 100-ns fast-unipolar pulsing (FUP) recovery treatment at optimized timing is exhibited, significantly extending endurance cycles by a factor of 10{{2}} , together with a nearly zero loss (0.02%) in memory window (MW) per recovery period and a reduced MW fluctuation. An ultralow recovery-induced time loss ratio of 5times 10{-{5}} % is achieved. Based on the developed scheme, we propose a self-tracking recovery circuit design utilizing current-mode memory sensing to monitor the degree of fatigue and automatically trigger the recovery operation.
原文 | English |
---|---|
頁(從 - 到) | 3371-3376 |
頁數 | 6 |
期刊 | IEEE Transactions on Electron Devices |
卷 | 71 |
發行號 | 5 |
DOIs | |
出版狀態 | Published - 1 5月 2024 |