Improving breakdown voltage for 120 v level up shifter by using vertical and lateral assisted depletion layers in 0.35 μm CMOS technology

Vivek Ningaraju*, Horng-Chih Lin, Po An Chen, Kuang Lun Lin

*此作品的通信作者

研究成果: Article同行評審

1 引文 斯高帕斯(Scopus)

摘要

A novel isolation structure featuring a vertical assisted depletion layer (VADL) by p-buried layer (PBL) and lateral assisted depletion layer (LADL) by micro-n-well (μNW) for 120 V level up shifter is proposed. VADL and LADL efficiently prevents the premature breakdown of level shifter by fully depleting nLDMOS drain region and p-isolation (P-ISO) region respectively. By the effect of the electric field modulation, more uniform lateral and vertical electric fields are obtained due to the insertion of the VADL and LADL, which improves the breakdown voltage (BV) and device reliability. The breakdown and reliability mechanisms are investigated in detail by theoretical analysis, TCAD simulations and experimental measurements. The measured results shows, BV of 160 V and almost no HTRB degradation is seen after 168 h of stress. In addition, the new structure is fully compatible with standard 0.35 μm CMOS technology. Hence, it is not only a performance booster but also a low-cost solution.

原文American English
文章編號SGGD15
期刊Japanese journal of applied physics
59
發行號SG
DOIs
出版狀態Published - 1 4月 2020

指紋

深入研究「Improving breakdown voltage for 120 v level up shifter by using vertical and lateral assisted depletion layers in 0.35 μm CMOS technology」主題。共同形成了獨特的指紋。

引用此