High-performance sidewall damascened tri-gate poly-si TFTs with the strain proximity free technique and stress memorization technique

Dong Ru Hsieh, Po Yi Kuo, Jer Yi Lin, Yi Hsuan Chen, Tien Shun Chang, Tien-Sheng Chao*

*此作品的通信作者

研究成果: Article同行評審

2 引文 斯高帕斯(Scopus)

摘要

In this paper, strained channel-sidewall damascened tri-gate polycrystalline silicon thin-film transistors (SC-SWDTG TFTs) have been successfully fabricated and then demonstrated by an innovative process flow. This process flow without the use of advanced lithography processes combines the sidewall damascened technique (SWDT) and two strain techniques, namely, the strain proximity free technique (SPFT), and the stress memorization technique (SMT), in the poly-Si channels. It has some advantages: (1) the channel shapes and dimensions can be effectively controlled by the wet etching processes and the deposition thickness of the tetraethoxysilane (TEOS) oxide; (2) the source/drain (S/D) resistance can be significantly decreased by the formation of the raised S/D structures; (3) the SPFT, SMT, and the rapid thermal annealing (RTA) treatment can enhance the performance of the SC-SWDTG TFTs without the limitation of the highly scaling stress liner thickness in deep-submicron TFTs. Thus, the SC-SWDTG TFTs exhibit a steep subthreshold swing (S.S.) ∼ 110 mV/dec., an extremely small drain induced barrier lowing (DIBL) ∼12.2 mV V-1, and a high on/off ratio ∼107 (V D = 1 V) without plasma treatments for future three-dimensional integrated circuits (3D ICs) applications.

原文English
文章編號025004
期刊Semiconductor Science and Technology
32
發行號2
DOIs
出版狀態Published - 9 1月 2017

指紋

深入研究「High-performance sidewall damascened tri-gate poly-si TFTs with the strain proximity free technique and stress memorization technique」主題。共同形成了獨特的指紋。

引用此