Hardware-efficient implementations for discrete function transforms using LUT-based FPGAs

Tian-Sheuan Chang*, C. W. Jen

*此作品的通信作者

研究成果: Article同行評審

6 引文 斯高帕斯(Scopus)

摘要

The multiplier-free design of transforms implemented in LUT-based FPGAs is presented. To fit bit-level grain size in the FPGA device at algorithm level the authors use modified distributed arithmetic (DA) and a named adder-based DA to formulate bit-level transform expressions, then they further minimise hardware cost by the proposed vertical subexpression sharing. For implementation, the required input buffer design is also considered by employing FPGA device characteristics and cyclic formulation. The proposed design can offer savings in excess of two-thirds of hardware cost compared with ROM-based DA. 1EE, 1999.

原文English
頁(從 - 到)309-315
頁數7
期刊IEE Proceedings: Computers and Digital Techniques
146
發行號6
DOIs
出版狀態Published - 2000

指紋

深入研究「Hardware-efficient implementations for discrete function transforms using LUT-based FPGAs」主題。共同形成了獨特的指紋。

引用此