摘要
The multiplier-free design of transforms implemented in LUT-based FPGAs is presented. To fit bit-level grain size in the FPGA device at algorithm level the authors use modified distributed arithmetic (DA) and a named adder-based DA to formulate bit-level transform expressions, then they further minimise hardware cost by the proposed vertical subexpression sharing. For implementation, the required input buffer design is also considered by employing FPGA device characteristics and cyclic formulation. The proposed design can offer savings in excess of two-thirds of hardware cost compared with ROM-based DA. 1EE, 1999.
原文 | English |
---|---|
頁(從 - 到) | 309-315 |
頁數 | 7 |
期刊 | IEE Proceedings: Computers and Digital Techniques |
卷 | 146 |
發行號 | 6 |
DOIs | |
出版狀態 | Published - 2000 |