Gridless wire ordering, sizing and spacing with critical area minimization

Yu Wei Lee*, Yen Hung Lin, Yih-Lang Li

*此作品的通信作者

研究成果: Conference contribution同行評審

摘要

Designs for yield (DFY) problems have received increasing attention. Of particular concern in DFY problems is how to formulate and reduce a critical area for random defects. Arranging interconnections is recognized as an effective means of improving the sensitivity towards random defects. Previous works have demonstrated that random defects significantly influence interconnections and the effectiveness of layer assignment and track routing to enhance routing quality and performance. This work proposes a random defect aware layer assignment and gridless track routing (RAAT) to eliminate the effect of random defects. Gridless track routing comprises wire ordering, wire sizing and spacing in this work. Exposure ratio metric is proposed to assign each iroute to a specific layer efficiently. RAAT utilizes min-cut partitioning, a conventionally adopted method for placement and floorplanning, to place interconnections. Slicing tree-based structure improves the efficiency of wire ordering in lowering overlapped length between adjacent partitions. Finally, a second-order cone programming refined by considering an extra random-defect effect determines the position and width of each iroute. Experimental results demonstrate the necessity of the integration of layer assignment and track routing. Results further demonstrate the effectiveness of the gridless track routing methods proposed by RAAT. In addition to finishing each case more rapidly with higher completion rate than previous works do, RAAT reduces up to 20% of the number of failures in the Monte Carlo simulation as compared to previous works.

原文English
主出版物標題Proceedings of the 12th International Symposium on Quality Electronic Design, ISQED 2011
頁面646-653
頁數8
DOIs
出版狀態Published - 22 6月 2011
事件12th International Symposium on Quality Electronic Design, ISQED 2011 - Santa Clara, CA, 美國
持續時間: 14 3月 201116 3月 2011

出版系列

名字Proceedings of the 12th International Symposium on Quality Electronic Design, ISQED 2011

Conference

Conference12th International Symposium on Quality Electronic Design, ISQED 2011
國家/地區美國
城市Santa Clara, CA
期間14/03/1116/03/11

指紋

深入研究「Gridless wire ordering, sizing and spacing with critical area minimization」主題。共同形成了獨特的指紋。

引用此