摘要
In this letter, we have investigated experimentally, for the first time, the feasibility of gate-all-around polycrystalline silicon (poly-Si) nanowire transistors with junctionless (JL) configuration by utilizing only one heavily doped poly-Si layer to serve as source, channel, and drain regions. In situ doped poly-Si material features high and uniform-doping concentration, facilitating the fabrication process. The developed JL device exhibits desirable electrostatic performance in terms of higher ON/OFF current ratio and lower source/drain series resistance as compared with the inversion-mode counterpart. Such scheme appears of great potential for future system-on-panel and 3-D IC applications.
原文 | English |
---|---|
文章編號 | 5716662 |
頁(從 - 到) | 521-523 |
頁數 | 3 |
期刊 | IEEE Electron Device Letters |
卷 | 32 |
發行號 | 4 |
DOIs | |
出版狀態 | Published - 1 4月 2011 |