Gate-all-around junctionless transistors with heavily doped polysilicon nanowire channels

Chun Jung Su*, Tzu I. Tsai, Yu Ling Liou, Zer Ming Lin, Horng-Chih Lin, Tien-Sheng Chao

*此作品的通信作者

研究成果: Article同行評審

171 引文 斯高帕斯(Scopus)

摘要

In this letter, we have investigated experimentally, for the first time, the feasibility of gate-all-around polycrystalline silicon (poly-Si) nanowire transistors with junctionless (JL) configuration by utilizing only one heavily doped poly-Si layer to serve as source, channel, and drain regions. In situ doped poly-Si material features high and uniform-doping concentration, facilitating the fabrication process. The developed JL device exhibits desirable electrostatic performance in terms of higher ON/OFF current ratio and lower source/drain series resistance as compared with the inversion-mode counterpart. Such scheme appears of great potential for future system-on-panel and 3-D IC applications.

原文English
文章編號5716662
頁(從 - 到)521-523
頁數3
期刊IEEE Electron Device Letters
32
發行號4
DOIs
出版狀態Published - 1 4月 2011

指紋

深入研究「Gate-all-around junctionless transistors with heavily doped polysilicon nanowire channels」主題。共同形成了獨特的指紋。

引用此