TY - JOUR
T1 - Fully Integrated GaN-on-Silicon Power-Rail ESD Clamp Circuit Without Transient Leakage Current During Normal Power-on Operation
AU - Wang, Wei Cheng
AU - Ker, Ming Dou
N1 - Publisher Copyright:
© 2013 IEEE.
PY - 2024
Y1 - 2024
N2 - When more circuit functions are integrated into a single chip fabricated by the GaN-on-Silicon process, the need for on-chip electrostatic discharge (ESD) protection design becomes crucial to safeguard GaN integrated circuits (ICs). In this work, the power-rail ESD clamp circuit with gate-coupled design, fabricated in a GaN-on-Silicon process, was investigated. By increasing the gate-coupled capacitance, ESD level of the power-rail ESD clamp circuit can be significantly improved. However, the increased capacitance induces transient leakage current during normal power-on operation. To overcome this issue, a new detection circuit was proposed, which can differentiate between the ESD event and the normal power-on transient operation. Therefore, incorporating this new proposed detection circuit with the gate-coupled design allows for good ESD robustness, while also preventing transient leakage current during normal power-on condition.
AB - When more circuit functions are integrated into a single chip fabricated by the GaN-on-Silicon process, the need for on-chip electrostatic discharge (ESD) protection design becomes crucial to safeguard GaN integrated circuits (ICs). In this work, the power-rail ESD clamp circuit with gate-coupled design, fabricated in a GaN-on-Silicon process, was investigated. By increasing the gate-coupled capacitance, ESD level of the power-rail ESD clamp circuit can be significantly improved. However, the increased capacitance induces transient leakage current during normal power-on operation. To overcome this issue, a new detection circuit was proposed, which can differentiate between the ESD event and the normal power-on transient operation. Therefore, incorporating this new proposed detection circuit with the gate-coupled design allows for good ESD robustness, while also preventing transient leakage current during normal power-on condition.
KW - Electrostatic discharge (ESD)
KW - enhancement-mode HEMT (E-HEMT)
KW - GaN
KW - gate-coupled design
KW - human body model (HBM)
KW - power-rail ESD clamp circuit
KW - transient leakage current
KW - transmission line pulse (TLP)
UR - http://www.scopus.com/inward/record.url?scp=85204554300&partnerID=8YFLogxK
U2 - 10.1109/JEDS.2024.3462590
DO - 10.1109/JEDS.2024.3462590
M3 - Article
AN - SCOPUS:85204554300
SN - 2168-6734
VL - 12
SP - 760
EP - 769
JO - IEEE Journal of the Electron Devices Society
JF - IEEE Journal of the Electron Devices Society
ER -