Fast transient low-dropout voltage regulator with hybrid dynamic biasing technique for SoC application

Chia Min Chen, Tung Wei Tsai, Chung-Chih Hung

研究成果: Article同行評審

29 引文 斯高帕斯(Scopus)

摘要

This brief presents a low-dropout (LDO) voltage regulator without output capacitors that achieves fast transient responses by hybrid dynamic biasing. The hybrid dynamic biasing in the proposed transient improvement circuit is activated through capacitive coupling. The proposed circuit senses the LDO regulator output change so as to increase the bias current instantly. The proposed circuit was applied to an LDO regulator without output capacitors implemented in standard 0.35-μ m CMOS technology. The device consumes only 25 μ A of quiescent current with a dropout voltage of 180 mV. The proposed circuit reduces the output voltage spike of the LDO regulator to 80 mV when the output current is changed from 0 to 100 mA. The output voltage spike is reduced to 20 mV when the supply voltage varies between 1.3 and 2.3 V with a load current of 100 mA.

原文English
文章編號6327694
頁(從 - 到)1742-1747
頁數6
期刊IEEE Transactions on Very Large Scale Integration (VLSI) Systems
21
發行號9
DOIs
出版狀態Published - 2013

指紋

深入研究「Fast transient low-dropout voltage regulator with hybrid dynamic biasing technique for SoC application」主題。共同形成了獨特的指紋。

引用此