Failure of on-chip power-rail ESD clamp circuits during system-level ESD test

Cheng Cheng Yen*, Ming-Dou Ker

*此作品的通信作者

    研究成果: Conference contribution同行評審

    13 引文 斯高帕斯(Scopus)

    摘要

    Four different on-chip power-rail electrostatic discharge (ESD) protection circuits, (1) with typical RC-triggered; (2) with NMOS+PMOS feedback; (3) with PMOS feedback; and (4) with cascaded PMOS feedback, have been designed and fabricated in a 0.18-μm CMOS technology to investigate their susceptibility to system-level ESD test. During the system-level ESD test, where the ICs in a system have been powered up, the feedback loop used in the power-rail ESD clamp circuit provides the lock function to keep the main ESD device in a "latch-on" state. The latch-on ESD device, which is often designed with a larger device dimension to sustain high ESD level, conducts a huge current between the power lines to perform a latchup-like failure after the system-level ESD test. From the experimental results, two kinds of on-chip power-rail ESD clamp circuits with feedback structures are highly sensitive to transient-induced latchup-like failure than others.

    原文English
    主出版物標題2007 IEEE International Reliability Physics Symposium Proceedings, 45th Annual
    頁面598-599
    頁數2
    DOIs
    出版狀態Published - 25 9月 2007
    事件45th Annual IEEE International Reliability Physics Symposium 2007, IRPS - Phoenix, AZ, United States
    持續時間: 15 4月 200719 4月 2007

    出版系列

    名字Annual Proceedings - Reliability Physics (Symposium)
    ISSN(列印)0099-9512

    Conference

    Conference45th Annual IEEE International Reliability Physics Symposium 2007, IRPS
    國家/地區United States
    城市Phoenix, AZ
    期間15/04/0719/04/07

    指紋

    深入研究「Failure of on-chip power-rail ESD clamp circuits during system-level ESD test」主題。共同形成了獨特的指紋。

    引用此