Expandable MDC-based FFT architecture and its generator for high-performance applications

Bu Ching Lin*, Yu Hsiang Wang, Juinn-Dar Huang, Jing Yang Jou

*此作品的通信作者

    研究成果: Conference contribution同行評審

    8 引文 斯高帕斯(Scopus)

    摘要

    Fast Fourier Transform (FFT) cores are extensively used in digital signal processing (DSP) applications like communication systems. Many pipelined FFT architectures optimized for different objectives have been proposed in past few decades. Though a fixed pipelined FFT architecture can generally provide good throughput at reasonable hardware cost, it may still fail to meet the performance demand for throughput-hungry design cases. In this paper, we propose an expandable MDC-based FFT architecture as well as the corresponding hardware design generator, which is capable of automatically producing an FFT core under a given throughput constraint. The experimental results show that the proposed methodology can generate smaller and power-efficient implementations than the existing foldable MDC-based FFT architecture.

    原文English
    主出版物標題Proceedings - IEEE International SOC Conference, SOCC 2010
    頁面188-192
    頁數5
    DOIs
    出版狀態Published - 2010
    事件23rd IEEE International SOC Conference, SOCC 2010 - Las Vegas, NV, 美國
    持續時間: 27 9月 201029 9月 2010

    出版系列

    名字Proceedings - IEEE International SOC Conference, SOCC 2010

    Conference

    Conference23rd IEEE International SOC Conference, SOCC 2010
    國家/地區美國
    城市Las Vegas, NV
    期間27/09/1029/09/10

    指紋

    深入研究「Expandable MDC-based FFT architecture and its generator for high-performance applications」主題。共同形成了獨特的指紋。

    引用此