ESD protection design with stacked high-holding-voltage SCR for high-voltage pins in a battery-monitoring IC

Chia Tsen Dai, Ming-Dou Ker*

*此作品的通信作者

研究成果: Article同行評審

24 引文 斯高帕斯(Scopus)

摘要

For high-voltage (HV) applications, the electrostatic discharge (ESD) protection design using a traditional HV device, such as laterally diffused MOSFETs, usually consumes large silicon area to meet sufficient ESD specification. In this paper, an area-efficient ESD protection design with stacked high-holding-voltage silicon-controlled rectifier (HHVSCR) is proposed and verified in a 0.25- μ 5/60 V Bipolar-CMOS-DMOS process. The proposed HHVSCR is fabricated in low-voltage wells and has the characteristics of HHV and high failure current with the same silicon area as the traditional SCR. From the experimental results, the proposed HHVSCR stacking structure can fit the desired ESD protection design window for the 60 V pins of a battery-monitoring IC and successfully protect these 60 V pins against 7-kV human-body-mode ESD stress.

原文English
文章編號7446328
頁(從 - 到)1996-2002
頁數7
期刊IEEE Transactions on Electron Devices
63
發行號5
DOIs
出版狀態Published - 1 5月 2016

指紋

深入研究「ESD protection design with stacked high-holding-voltage SCR for high-voltage pins in a battery-monitoring IC」主題。共同形成了獨特的指紋。

引用此