Enhanced substrate current in SOI MOSFETs

Pin Su*, Ken Ichi Goto, Toshihiro Sugii, Chen-Ming Hu

*此作品的通信作者

研究成果: Letter同行評審

18 引文 斯高帕斯(Scopus)

摘要

This letter reports an enhanced current at high gate bias in SOI MOSFETs. A comparison between coprocessed bulk and partially depleted SOI MOSFETs is used to present the enhancement unique to SOI devices and demonstrate the underlying mechanism. Other than electric field, a new source for carrier heating in the channel, i.e., self-lattice heating, is found to be responsible for the excess substrate current observed. The impact of this phenomenon on SOI device lifetime prediction and compact modeling under dynamic operating conditions typical of digital circuit operation is described. This SOI-specific enhancement must be considered in one-to-one comparisons between bulk and SOI MOSFETs regarding hot-carrier effects.

原文English
頁(從 - 到)282-284
頁數3
期刊Ieee Electron Device Letters
23
發行號5
DOIs
出版狀態Published - 5月 2002

指紋

深入研究「Enhanced substrate current in SOI MOSFETs」主題。共同形成了獨特的指紋。

引用此