Efficient Analog Layout Generation for In-RRAM Computing Circuits via Area and Wire Optimization

Bo Han Li, Kuan Chih Lin, Hao Zuo, Po Cheng Pan, Hung Ming Chen, Shyh Jye Jou, Chien Nan Jimmy Liu, Bo Cheng Lai

研究成果: Conference contribution同行評審

摘要

This study introduces a pioneering method for the layout generation of analog circuits, specifically designed for RRAM computing circuits using the TSMC 40nm process. By focusing on area and wire optimization, we have managed to reduce the layout area by up to 28.6% and the wirelength by 45.3%, all while maintaining power consumption and accuracy at levels comparable to conventional approaches. The method leverages strategic guard ring placement and precise transistor spacing to optimize the layout efficiently. Our findings highlight the method's capacity to address the challenges in analog layout generation, offering a pathway to enhance memory computing systems. This work contributes to the broader field of computing circuit design, providing insights that could influence future approaches on RRAM compatible physical designs.

原文English
主出版物標題2024 IEEE 67th International Midwest Symposium on Circuits and Systems, MWSCAS 2024
發行者Institute of Electrical and Electronics Engineers Inc.
頁面1085-1090
頁數6
ISBN(電子)9798350387179
DOIs
出版狀態Published - 2024
事件67th IEEE International Midwest Symposium on Circuits and Systems, MWSCAS 2024 - Springfield, 美國
持續時間: 11 8月 202414 8月 2024

出版系列

名字Midwest Symposium on Circuits and Systems
ISSN(列印)1548-3746

Conference

Conference67th IEEE International Midwest Symposium on Circuits and Systems, MWSCAS 2024
國家/地區美國
城市Springfield
期間11/08/2414/08/24

指紋

深入研究「Efficient Analog Layout Generation for In-RRAM Computing Circuits via Area and Wire Optimization」主題。共同形成了獨特的指紋。

引用此