Effects of spacer and single-charge trap on voltage transfer characteristics of gate-all-around silicon nanowire CMOS devices and circuits

Sekhar Reddy Kola, Yiming Li*, Narasimhulu Thoti

*此作品的通信作者

研究成果: Conference contribution同行評審

11 引文 斯高帕斯(Scopus)

摘要

We report the effects of the spacer and the single-charge trap (SCT) on the voltage transfer characteristics of cylindrical-shape gate-all-around (GAA) silicon (Si) nanowire (NW) metal-oxide-semiconductor field effect transistor (MOSFETs). We explore the impact of low-x spacer, high-x spacer, and dual spacer (DS) on electrical characteristics of the GAA Si NW MOSFET with a gate length of 10 nm. Compared with the nominal device (i.e., the device without spacer), the device with DS possesses 68.8% reduction on the normalized off-current and 29.4% increase on the normalized on-current for n- and p-type devices. Similarly, 21.1% and 3.38% improvements on the normalized high and low noise margins can be achieved for the GAA Si NW complementary metal-oxide-semiconductor (CMOS) circuit. Notably, the voltage transfer characteristics induced by the acceptor- and donor-type SCT for the CMOS circuit with DS possesses 2.64% and 3.82% enhancements for the normalized high and low noise margins compared with the nominal one.

原文English
主出版物標題NANO 2020 - 20th IEEE International Conference on Nanotechnology, Proceedings
發行者IEEE Computer Society
頁面217-220
頁數4
ISBN(電子)9781728182643
DOIs
出版狀態Published - 7月 2020
事件20th IEEE International Conference on Nanotechnology, NANO 2020 - Virtual, Online, Canada
持續時間: 29 7月 202031 7月 2020

出版系列

名字Proceedings of the IEEE Conference on Nanotechnology
2020-July
ISSN(列印)1944-9399
ISSN(電子)1944-9380

Conference

Conference20th IEEE International Conference on Nanotechnology, NANO 2020
國家/地區Canada
城市Virtual, Online
期間29/07/2031/07/20

指紋

深入研究「Effects of spacer and single-charge trap on voltage transfer characteristics of gate-all-around silicon nanowire CMOS devices and circuits」主題。共同形成了獨特的指紋。

引用此