Double snapback characteristics in high-voltage nMOSFETs and the impact to on-chip ESD protection design

Ming-Dou Ker*, Kun Hsien Lin

*此作品的通信作者

    研究成果: Article同行評審

    38 引文 斯高帕斯(Scopus)

    摘要

    The double snapback characteristic in the high-voltage nMOSFET under transmission line pulsing stress is found. The physical mechanism of double snapback phenomenon in the high-voltage nMOSFET is investigated by device simulation. With double snapback characteristic in high-voltage nMOSFET, the holding voltage of the high-voltage nMOSFET in snapback breakdown condition has been found to be much smaller than the power supply voltage. Such characteristic will cause the high-voltage CMOS ICs susceptible to the latchup-like danger in the real system applications, especially while the high-voltage nMOSFET is used in the power-rail electrostatic discharge clamp circuit.

    原文English
    頁(從 - 到)640-642
    頁數3
    期刊Ieee Electron Device Letters
    25
    發行號9
    DOIs
    出版狀態Published - 9月 2004

    指紋

    深入研究「Double snapback characteristics in high-voltage nMOSFETs and the impact to on-chip ESD protection design」主題。共同形成了獨特的指紋。

    引用此